Rev 129 | Blame | Compare with Previous | Last modification | View Log | Download
# file opened: all_fake.asm1 0000 ORG 0x80001 8000 OUTPUT "all_fake.bin"2 8000 OPT reset --zxnext=cspect --syntax=f ; fakes warning ON3 8000 DD 01 break ; CSpect emulator breakpoint (was used to verify all fakes below in debugger)4 8002all_fake.asm(5): warning[fake]: Fake instruction: rl bc5 8002 CB 11 CB 10 rl_bc rl bcall_fake.asm(6): warning[fake]: Fake instruction: rl de6 8006 CB 13 CB 12 rl_de rl deall_fake.asm(7): warning[fake]: Fake instruction: rl hl7 800A CB 15 CB 14 rl_hl rl hlall_fake.asm(8): warning[fake]: Fake instruction: rr bc8 800E CB 18 CB 19 rr_bc rr bcall_fake.asm(9): warning[fake]: Fake instruction: rr de9 8012 CB 1A CB 1B rr_de rr deall_fake.asm(10): warning[fake]: Fake instruction: rr hl10 8016 CB 1C CB 1D rr_hl rr hlall_fake.asm(11): warning[fake]: Fake instruction: sla bc11 801A CB 21 CB 10 sla_bc sla bcall_fake.asm(12): warning[fake]: Fake instruction: sla de12 801E CB 23 CB 12 sla_de sla deall_fake.asm(13): warning[fake]: Fake instruction: sla hl13 8022 29 sla_hl sla hlall_fake.asm(14): warning[fake]: Fake instruction: sll bc14 8023 CB 31 CB 10 sll_bc sll bcall_fake.asm(15): warning[fake]: Fake instruction: sll de15 8027 CB 33 CB 12 sll_de sll deall_fake.asm(16): warning[fake]: Fake instruction: sll hl16 802B CB 35 CB 14 sll_hl sll hlall_fake.asm(17): warning[fake]: Fake instruction: sli bc17 802F CB 31 CB 10 sli_bc sli bcall_fake.asm(18): warning[fake]: Fake instruction: sli de18 8033 CB 33 CB 12 sli_de sli deall_fake.asm(19): warning[fake]: Fake instruction: sli hl19 8037 CB 35 CB 14 sli_hl sli hlall_fake.asm(20): warning[fake]: Fake instruction: sra bc20 803B CB 28 CB 19 sra_bc sra bcall_fake.asm(21): warning[fake]: Fake instruction: sra de21 803F CB 2A CB 1B sra_de sra deall_fake.asm(22): warning[fake]: Fake instruction: sra hl22 8043 CB 2C CB 1D sra_hl sra hlall_fake.asm(23): warning[fake]: Fake instruction: srl bc23 8047 CB 38 CB 19 srl_bc srl bcall_fake.asm(24): warning[fake]: Fake instruction: srl de24 804B CB 3A CB 1B srl_de srl deall_fake.asm(25): warning[fake]: Fake instruction: srl hl25 804F CB 3C CB 1D srl_hl srl hl26 8053all_fake.asm(27): warning[fake]: Fake instruction: ld bc,bc27 8053 40 49 ld_bc_bc ld bc,bcall_fake.asm(28): warning[fake]: Fake instruction: ld bc,de28 8055 42 4B ld_bc_de ld bc,deall_fake.asm(29): warning[fake]: Fake instruction: ld bc,hl29 8057 44 4D ld_bc_hl ld bc,hlall_fake.asm(30): warning[fake]: Fake instruction: ld bc,ix30 8059 DD 44 DD 4D ld_bc_ix ld bc,ixall_fake.asm(31): warning[fake]: Fake instruction: ld bc,iy31 805D FD 44 FD 4D ld_bc_iy ld bc,iyall_fake.asm(32): warning[fake]: Fake instruction: ld bc,(hl)32 8061 4E 23 46 2B ld_bc_#hl# ld bc,(hl)all_fake.asm(33): warning[fake]: Fake instruction: ld bc,(ix+$77)33 8065 DD 4E 77 DD ld_bc_#ix_nn# ld bc,(ix+$77)33 8069 46 78all_fake.asm(34): warning[fake]: Fake instruction: ld bc,(iy+$77)34 806B FD 4E 77 FD ld_bc_#iy_nn# ld bc,(iy+$77)34 806F 46 7835 8071all_fake.asm(36): warning[fake]: Fake instruction: ld de,bc36 8071 50 59 ld_de_bc ld de,bcall_fake.asm(37): warning[fake]: Fake instruction: ld de,de37 8073 52 5B ld_de_de ld de,deall_fake.asm(38): warning[fake]: Fake instruction: ld de,hl38 8075 54 5D ld_de_hl ld de,hlall_fake.asm(39): warning[fake]: Fake instruction: ld de,ix39 8077 DD 54 DD 5D ld_de_ix ld de,ixall_fake.asm(40): warning[fake]: Fake instruction: ld de,iy40 807B FD 54 FD 5D ld_de_iy ld de,iyall_fake.asm(41): warning[fake]: Fake instruction: ld de,(hl)41 807F 5E 23 56 2B ld_de_#hl# ld de,(hl)all_fake.asm(42): warning[fake]: Fake instruction: ld de,(ix+$77)42 8083 DD 5E 77 DD ld_de_#ix_nn# ld de,(ix+$77)42 8087 56 78all_fake.asm(43): warning[fake]: Fake instruction: ld de,(iy+$77)43 8089 FD 5E 77 FD ld_de_#iy_nn# ld de,(iy+$77)43 808D 56 7844 808Fall_fake.asm(45): warning[fake]: Fake instruction: ld hl,bc45 808F 60 69 ld_hl_bc ld hl,bcall_fake.asm(46): warning[fake]: Fake instruction: ld hl,de46 8091 62 6B ld_hl_de ld hl,deall_fake.asm(47): warning[fake]: Fake instruction: ld hl,hl47 8093 64 6D ld_hl_hl ld hl,hlall_fake.asm(48): warning[fake]: Fake instruction: ld hl,ix48 8095 DD E5 E1 ld_hl_ix ld hl,ixall_fake.asm(49): warning[fake]: Fake instruction: ld hl,iy49 8098 FD E5 E1 ld_hl_iy ld hl,iyall_fake.asm(50): warning[fake]: Fake instruction: ld hl,(ix+$77)50 809B DD 6E 77 DD ld_hl_#ix_nn# ld hl,(ix+$77)50 809F 66 78all_fake.asm(51): warning[fake]: Fake instruction: ld hl,(iy+$77)51 80A1 FD 6E 77 FD ld_hl_#iy_nn# ld hl,(iy+$77)51 80A5 66 7852 80A7all_fake.asm(53): warning[fake]: Fake instruction: ld ix,bc53 80A7 DD 60 DD 69 ld_ix_bc ld ix,bcall_fake.asm(54): warning[fake]: Fake instruction: ld ix,de54 80AB DD 62 DD 6B ld_ix_de ld ix,deall_fake.asm(55): warning[fake]: Fake instruction: ld ix,hl55 80AF E5 DD E1 ld_ix_hl ld ix,hlall_fake.asm(56): warning[fake]: Fake instruction: ld ix,ix56 80B2 DD 64 DD 6D ld_ix_ix ld ix,ixall_fake.asm(57): warning[fake]: Fake instruction: ld ix,iy57 80B6 FD E5 DD E1 ld_ix_iy ld ix,iy58 80BAall_fake.asm(59): warning[fake]: Fake instruction: ld iy,bc59 80BA FD 60 FD 69 ld_iy_bc ld iy,bcall_fake.asm(60): warning[fake]: Fake instruction: ld iy,de60 80BE FD 62 FD 6B ld_iy_de ld iy,deall_fake.asm(61): warning[fake]: Fake instruction: ld iy,hl61 80C2 E5 FD E1 ld_iy_hl ld iy,hlall_fake.asm(62): warning[fake]: Fake instruction: ld iy,ix62 80C5 DD E5 FD E1 ld_iy_ix ld iy,ixall_fake.asm(63): warning[fake]: Fake instruction: ld iy,iy63 80C9 FD 64 FD 6D ld_iy_iy ld iy,iy64 80CDall_fake.asm(65): warning[fake]: Fake instruction: ld (hl),bc65 80CD 71 23 70 2B ld_#hl#_bc ld (hl),bcall_fake.asm(66): warning[fake]: Fake instruction: ld (hl),de66 80D1 73 23 72 2B ld_#hl#_de ld (hl),de67 80D5all_fake.asm(68): warning[fake]: Fake instruction: ld (ix+$77),bc68 80D5 DD 71 77 DD ld_#ix_nn#_bc ld (ix+$77),bc68 80D9 70 78all_fake.asm(69): warning[fake]: Fake instruction: ld (ix+$77),de69 80DB DD 73 77 DD ld_#ix_nn#_de ld (ix+$77),de69 80DF 72 78all_fake.asm(70): warning[fake]: Fake instruction: ld (ix+$77),hl70 80E1 DD 75 77 DD ld_#ix_nn#_hl ld (ix+$77),hl70 80E5 74 7871 80E7all_fake.asm(72): warning[fake]: Fake instruction: ld (iy+$77),bc72 80E7 FD 71 77 FD ld_#iy_nn#_bc ld (iy+$77),bc72 80EB 70 78all_fake.asm(73): warning[fake]: Fake instruction: ld (iy+$77),de73 80ED FD 73 77 FD ld_#iy_nn#_de ld (iy+$77),de73 80F1 72 78all_fake.asm(74): warning[fake]: Fake instruction: ld (iy+$77),hl74 80F3 FD 75 77 FD ld_#iy_nn#_hl ld (iy+$77),hl74 80F7 74 7875 80F9all_fake.asm(76): warning[fake]: Fake instruction: ldi bc,(hl)76 80F9 4E 23 46 23 ldi_bc_#hl# ldi bc,(hl)all_fake.asm(77): warning[fake]: Fake instruction: ldi bc,(ix+$77)77 80FD DD 4E 77 DD ldi_bc_#ix_nn# ldi bc,(ix+$77)77 8101 23 DD 46 7777 8105 DD 23all_fake.asm(78): warning[fake]: Fake instruction: ldi bc,(iy+$77)78 8107 FD 4E 77 FD ldi_bc_#iy_nn# ldi bc,(iy+$77)78 810B 23 FD 46 7778 810F FD 2379 8111all_fake.asm(80): warning[fake]: Fake instruction: ldi de,(hl)80 8111 5E 23 56 23 ldi_de_#hl# ldi de,(hl)all_fake.asm(81): warning[fake]: Fake instruction: ldi de,(ix+$77)81 8115 DD 5E 77 DD ldi_de_#ix_nn# ldi de,(ix+$77)81 8119 23 DD 56 7781 811D DD 23all_fake.asm(82): warning[fake]: Fake instruction: ldi de,(iy+$77)82 811F FD 5E 77 FD ldi_de_#iy_nn# ldi de,(iy+$77)82 8123 23 FD 56 7782 8127 FD 2383 8129all_fake.asm(84): warning[fake]: Fake instruction: ldi hl,(ix+$77)84 8129 DD 6E 77 DD ldi_hl_#ix_nn# ldi hl,(ix+$77)84 812D 23 DD 66 7784 8131 DD 23all_fake.asm(85): warning[fake]: Fake instruction: ldi hl,(iy+$77)85 8133 FD 6E 77 FD ldi_hl_#iy_nn# ldi hl,(iy+$77)85 8137 23 FD 66 7785 813B FD 2386 813Dall_fake.asm(87): warning[fake]: Fake instruction: ldi (hl),bc87 813D 71 23 70 23 ldi_#hl#_bc ldi (hl),bcall_fake.asm(88): warning[fake]: Fake instruction: ldi (hl),de88 8141 73 23 72 23 ldi_#hl#_de ldi (hl),de89 8145all_fake.asm(90): warning[fake]: Fake instruction: ldi (ix+$77),bc90 8145 DD 71 77 DD ldi_#ix_nn#_bc ldi (ix+$77),bc90 8149 23 DD 70 7790 814D DD 23all_fake.asm(91): warning[fake]: Fake instruction: ldi (ix+$77),de91 814F DD 73 77 DD ldi_#ix_nn#_de ldi (ix+$77),de91 8153 23 DD 72 7791 8157 DD 23all_fake.asm(92): warning[fake]: Fake instruction: ldi (ix+$77),hl92 8159 DD 75 77 DD ldi_#ix_nn#_hl ldi (ix+$77),hl92 815D 23 DD 74 7792 8161 DD 2393 8163all_fake.asm(94): warning[fake]: Fake instruction: ldi (iy+$77),bc94 8163 FD 71 77 FD ldi_#iy_nn#_bc ldi (iy+$77),bc94 8167 23 FD 70 7794 816B FD 23all_fake.asm(95): warning[fake]: Fake instruction: ldi (iy+$77),de95 816D FD 73 77 FD ldi_#iy_nn#_de ldi (iy+$77),de95 8171 23 FD 72 7795 8175 FD 23all_fake.asm(96): warning[fake]: Fake instruction: ldi (iy+$77),hl96 8177 FD 75 77 FD ldi_#iy_nn#_hl ldi (iy+$77),hl96 817B 23 FD 74 7796 817F FD 2397 8181all_fake.asm(98): warning[fake]: Fake instruction: ldi a,(bc)98 8181 0A 03 ldi_a_#bc# ldi a,(bc)all_fake.asm(99): warning[fake]: Fake instruction: ldi a,(de)99 8183 1A 13 ldi_a_#de# ldi a,(de)all_fake.asm(100): warning[fake]: Fake instruction: ldi a,(hl)100 8185 7E 23 ldi_a_#hl# ldi a,(hl)all_fake.asm(101): warning[fake]: Fake instruction: ldi b,(hl)101 8187 46 23 ldi_b_#hl# ldi b,(hl)all_fake.asm(102): warning[fake]: Fake instruction: ldi c,(hl)102 8189 4E 23 ldi_c_#hl# ldi c,(hl)all_fake.asm(103): warning[fake]: Fake instruction: ldi d,(hl)103 818B 56 23 ldi_d_#hl# ldi d,(hl)all_fake.asm(104): warning[fake]: Fake instruction: ldi e,(hl)104 818D 5E 23 ldi_e_#hl# ldi e,(hl)all_fake.asm(105): warning[fake]: Fake instruction: ldi h,(hl)105 818F 66 23 ldi_h_#hl# ldi h,(hl)all_fake.asm(106): warning[fake]: Fake instruction: ldi l,(hl)106 8191 6E 23 ldi_l_#hl# ldi l,(hl)all_fake.asm(107): warning[fake]: Fake instruction: ldi a,(ix+$77)107 8193 DD 7E 77 DD ldi_a_#ix_nn# ldi a,(ix+$77)107 8197 23all_fake.asm(108): warning[fake]: Fake instruction: ldi b,(ix+$77)108 8198 DD 46 77 DD ldi_b_#ix_nn# ldi b,(ix+$77)108 819C 23all_fake.asm(109): warning[fake]: Fake instruction: ldi c,(ix+$77)109 819D DD 4E 77 DD ldi_c_#ix_nn# ldi c,(ix+$77)109 81A1 23all_fake.asm(110): warning[fake]: Fake instruction: ldi d,(ix+$77)110 81A2 DD 56 77 DD ldi_d_#ix_nn# ldi d,(ix+$77)110 81A6 23all_fake.asm(111): warning[fake]: Fake instruction: ldi e,(ix+$77)111 81A7 DD 5E 77 DD ldi_e_#ix_nn# ldi e,(ix+$77)111 81AB 23all_fake.asm(112): warning[fake]: Fake instruction: ldi h,(ix+$77)112 81AC DD 66 77 DD ldi_h_#ix_nn# ldi h,(ix+$77)112 81B0 23all_fake.asm(113): warning[fake]: Fake instruction: ldi l,(ix+$77)113 81B1 DD 6E 77 DD ldi_l_#ix_nn# ldi l,(ix+$77)113 81B5 23all_fake.asm(114): warning[fake]: Fake instruction: ldi a,(iy+$77)114 81B6 FD 7E 77 FD ldi_a_#iy_nn# ldi a,(iy+$77)114 81BA 23all_fake.asm(115): warning[fake]: Fake instruction: ldi b,(iy+$77)115 81BB FD 46 77 FD ldi_b_#iy_nn# ldi b,(iy+$77)115 81BF 23all_fake.asm(116): warning[fake]: Fake instruction: ldi c,(iy+$77)116 81C0 FD 4E 77 FD ldi_c_#iy_nn# ldi c,(iy+$77)116 81C4 23all_fake.asm(117): warning[fake]: Fake instruction: ldi d,(iy+$77)117 81C5 FD 56 77 FD ldi_d_#iy_nn# ldi d,(iy+$77)117 81C9 23all_fake.asm(118): warning[fake]: Fake instruction: ldi e,(iy+$77)118 81CA FD 5E 77 FD ldi_e_#iy_nn# ldi e,(iy+$77)118 81CE 23all_fake.asm(119): warning[fake]: Fake instruction: ldi h,(iy+$77)119 81CF FD 66 77 FD ldi_h_#iy_nn# ldi h,(iy+$77)119 81D3 23all_fake.asm(120): warning[fake]: Fake instruction: ldi l,(iy+$77)120 81D4 FD 6E 77 FD ldi_l_#iy_nn# ldi l,(iy+$77)120 81D8 23121 81D9all_fake.asm(122): warning[fake]: Fake instruction: ldd a,(bc)122 81D9 0A 0B ldd_a_#bc# ldd a,(bc)all_fake.asm(123): warning[fake]: Fake instruction: ldd a,(de)123 81DB 1A 1B ldd_a_#de# ldd a,(de)all_fake.asm(124): warning[fake]: Fake instruction: ldd a,(hl)124 81DD 7E 2B ldd_a_#hl# ldd a,(hl)all_fake.asm(125): warning[fake]: Fake instruction: ldd b,(hl)125 81DF 46 2B ldd_b_#hl# ldd b,(hl)all_fake.asm(126): warning[fake]: Fake instruction: ldd c,(hl)126 81E1 4E 2B ldd_c_#hl# ldd c,(hl)all_fake.asm(127): warning[fake]: Fake instruction: ldd d,(hl)127 81E3 56 2B ldd_d_#hl# ldd d,(hl)all_fake.asm(128): warning[fake]: Fake instruction: ldd e,(hl)128 81E5 5E 2B ldd_e_#hl# ldd e,(hl)all_fake.asm(129): warning[fake]: Fake instruction: ldd h,(hl)129 81E7 66 2B ldd_h_#hl# ldd h,(hl)all_fake.asm(130): warning[fake]: Fake instruction: ldd l,(hl)130 81E9 6E 2B ldd_l_#hl# ldd l,(hl)all_fake.asm(131): warning[fake]: Fake instruction: ldd a,(ix+$77)131 81EB DD 7E 77 DD ldd_a_#ix_nn# ldd a,(ix+$77)131 81EF 2Ball_fake.asm(132): warning[fake]: Fake instruction: ldd b,(ix+$77)132 81F0 DD 46 77 DD ldd_b_#ix_nn# ldd b,(ix+$77)132 81F4 2Ball_fake.asm(133): warning[fake]: Fake instruction: ldd c,(ix+$77)133 81F5 DD 4E 77 DD ldd_c_#ix_nn# ldd c,(ix+$77)133 81F9 2Ball_fake.asm(134): warning[fake]: Fake instruction: ldd d,(ix+$77)134 81FA DD 56 77 DD ldd_d_#ix_nn# ldd d,(ix+$77)134 81FE 2Ball_fake.asm(135): warning[fake]: Fake instruction: ldd e,(ix+$77)135 81FF DD 5E 77 DD ldd_e_#ix_nn# ldd e,(ix+$77)135 8203 2Ball_fake.asm(136): warning[fake]: Fake instruction: ldd h,(ix+$77)136 8204 DD 66 77 DD ldd_h_#ix_nn# ldd h,(ix+$77)136 8208 2Ball_fake.asm(137): warning[fake]: Fake instruction: ldd l,(ix+$77)137 8209 DD 6E 77 DD ldd_l_#ix_nn# ldd l,(ix+$77)137 820D 2Ball_fake.asm(138): warning[fake]: Fake instruction: ldd a,(iy+$77)138 820E FD 7E 77 FD ldd_a_#iy_nn# ldd a,(iy+$77)138 8212 2Ball_fake.asm(139): warning[fake]: Fake instruction: ldd b,(iy+$77)139 8213 FD 46 77 FD ldd_b_#iy_nn# ldd b,(iy+$77)139 8217 2Ball_fake.asm(140): warning[fake]: Fake instruction: ldd c,(iy+$77)140 8218 FD 4E 77 FD ldd_c_#iy_nn# ldd c,(iy+$77)140 821C 2Ball_fake.asm(141): warning[fake]: Fake instruction: ldd d,(iy+$77)141 821D FD 56 77 FD ldd_d_#iy_nn# ldd d,(iy+$77)141 8221 2Ball_fake.asm(142): warning[fake]: Fake instruction: ldd e,(iy+$77)142 8222 FD 5E 77 FD ldd_e_#iy_nn# ldd e,(iy+$77)142 8226 2Ball_fake.asm(143): warning[fake]: Fake instruction: ldd h,(iy+$77)143 8227 FD 66 77 FD ldd_h_#iy_nn# ldd h,(iy+$77)143 822B 2Ball_fake.asm(144): warning[fake]: Fake instruction: ldd l,(iy+$77)144 822C FD 6E 77 FD ldd_l_#iy_nn# ldd l,(iy+$77)144 8230 2B145 8231all_fake.asm(146): warning[fake]: Fake instruction: ldi (bc),a146 8231 02 03 ldi_#bc#_a ldi (bc),aall_fake.asm(147): warning[fake]: Fake instruction: ldi (de),a147 8233 12 13 ldi_#de#_a ldi (de),aall_fake.asm(148): warning[fake]: Fake instruction: ldi (hl),a148 8235 77 23 ldi_#hl#_a ldi (hl),aall_fake.asm(149): warning[fake]: Fake instruction: ldi (hl),b149 8237 70 23 ldi_#hl#_b ldi (hl),ball_fake.asm(150): warning[fake]: Fake instruction: ldi (hl),c150 8239 71 23 ldi_#hl#_c ldi (hl),call_fake.asm(151): warning[fake]: Fake instruction: ldi (hl),d151 823B 72 23 ldi_#hl#_d ldi (hl),dall_fake.asm(152): warning[fake]: Fake instruction: ldi (hl),e152 823D 73 23 ldi_#hl#_e ldi (hl),eall_fake.asm(153): warning[fake]: Fake instruction: ldi (hl),h153 823F 74 23 ldi_#hl#_h ldi (hl),hall_fake.asm(154): warning[fake]: Fake instruction: ldi (hl),l154 8241 75 23 ldi_#hl#_l ldi (hl),lall_fake.asm(155): warning[fake]: Fake instruction: ldi (ix+$77),a155 8243 DD 77 77 DD ldi_#ix_nn#_a ldi (ix+$77),a155 8247 23all_fake.asm(156): warning[fake]: Fake instruction: ldi (ix+$77),b156 8248 DD 70 77 DD ldi_#ix_nn#_b ldi (ix+$77),b156 824C 23all_fake.asm(157): warning[fake]: Fake instruction: ldi (ix+$77),c157 824D DD 71 77 DD ldi_#ix_nn#_c ldi (ix+$77),c157 8251 23all_fake.asm(158): warning[fake]: Fake instruction: ldi (ix+$77),d158 8252 DD 72 77 DD ldi_#ix_nn#_d ldi (ix+$77),d158 8256 23all_fake.asm(159): warning[fake]: Fake instruction: ldi (ix+$77),e159 8257 DD 73 77 DD ldi_#ix_nn#_e ldi (ix+$77),e159 825B 23all_fake.asm(160): warning[fake]: Fake instruction: ldi (ix+$77),h160 825C DD 74 77 DD ldi_#ix_nn#_h ldi (ix+$77),h160 8260 23all_fake.asm(161): warning[fake]: Fake instruction: ldi (ix+$77),l161 8261 DD 75 77 DD ldi_#ix_nn#_l ldi (ix+$77),l161 8265 23all_fake.asm(162): warning[fake]: Fake instruction: ldi (iy+$77),a162 8266 FD 77 77 FD ldi_#iy_nn#_a ldi (iy+$77),a162 826A 23all_fake.asm(163): warning[fake]: Fake instruction: ldi (iy+$77),b163 826B FD 70 77 FD ldi_#iy_nn#_b ldi (iy+$77),b163 826F 23all_fake.asm(164): warning[fake]: Fake instruction: ldi (iy+$77),c164 8270 FD 71 77 FD ldi_#iy_nn#_c ldi (iy+$77),c164 8274 23all_fake.asm(165): warning[fake]: Fake instruction: ldi (iy+$77),d165 8275 FD 72 77 FD ldi_#iy_nn#_d ldi (iy+$77),d165 8279 23all_fake.asm(166): warning[fake]: Fake instruction: ldi (iy+$77),e166 827A FD 73 77 FD ldi_#iy_nn#_e ldi (iy+$77),e166 827E 23all_fake.asm(167): warning[fake]: Fake instruction: ldi (iy+$77),h167 827F FD 74 77 FD ldi_#iy_nn#_h ldi (iy+$77),h167 8283 23all_fake.asm(168): warning[fake]: Fake instruction: ldi (iy+$77),l168 8284 FD 75 77 FD ldi_#iy_nn#_l ldi (iy+$77),l168 8288 23169 8289all_fake.asm(170): warning[fake]: Fake instruction: ldd (bc),a170 8289 02 0B ldd_#bc#_a ldd (bc),aall_fake.asm(171): warning[fake]: Fake instruction: ldd (de),a171 828B 12 1B ldd_#de#_a ldd (de),aall_fake.asm(172): warning[fake]: Fake instruction: ldd (hl),a172 828D 77 2B ldd_#hl#_a ldd (hl),aall_fake.asm(173): warning[fake]: Fake instruction: ldd (hl),b173 828F 70 2B ldd_#hl#_b ldd (hl),ball_fake.asm(174): warning[fake]: Fake instruction: ldd (hl),c174 8291 71 2B ldd_#hl#_c ldd (hl),call_fake.asm(175): warning[fake]: Fake instruction: ldd (hl),d175 8293 72 2B ldd_#hl#_d ldd (hl),dall_fake.asm(176): warning[fake]: Fake instruction: ldd (hl),e176 8295 73 2B ldd_#hl#_e ldd (hl),eall_fake.asm(177): warning[fake]: Fake instruction: ldd (hl),h177 8297 74 2B ldd_#hl#_h ldd (hl),hall_fake.asm(178): warning[fake]: Fake instruction: ldd (hl),l178 8299 75 2B ldd_#hl#_l ldd (hl),lall_fake.asm(179): warning[fake]: Fake instruction: ldd (ix+$77),a179 829B DD 77 77 DD ldd_#ix_nn#_a ldd (ix+$77),a179 829F 2Ball_fake.asm(180): warning[fake]: Fake instruction: ldd (ix+$77),b180 82A0 DD 70 77 DD ldd_#ix_nn#_b ldd (ix+$77),b180 82A4 2Ball_fake.asm(181): warning[fake]: Fake instruction: ldd (ix+$77),c181 82A5 DD 71 77 DD ldd_#ix_nn#_c ldd (ix+$77),c181 82A9 2Ball_fake.asm(182): warning[fake]: Fake instruction: ldd (ix+$77),d182 82AA DD 72 77 DD ldd_#ix_nn#_d ldd (ix+$77),d182 82AE 2Ball_fake.asm(183): warning[fake]: Fake instruction: ldd (ix+$77),e183 82AF DD 73 77 DD ldd_#ix_nn#_e ldd (ix+$77),e183 82B3 2Ball_fake.asm(184): warning[fake]: Fake instruction: ldd (ix+$77),h184 82B4 DD 74 77 DD ldd_#ix_nn#_h ldd (ix+$77),h184 82B8 2Ball_fake.asm(185): warning[fake]: Fake instruction: ldd (ix+$77),l185 82B9 DD 75 77 DD ldd_#ix_nn#_l ldd (ix+$77),l185 82BD 2Ball_fake.asm(186): warning[fake]: Fake instruction: ldd (iy+$77),a186 82BE FD 77 77 FD ldd_#iy_nn#_a ldd (iy+$77),a186 82C2 2Ball_fake.asm(187): warning[fake]: Fake instruction: ldd (iy+$77),b187 82C3 FD 70 77 FD ldd_#iy_nn#_b ldd (iy+$77),b187 82C7 2Ball_fake.asm(188): warning[fake]: Fake instruction: ldd (iy+$77),c188 82C8 FD 71 77 FD ldd_#iy_nn#_c ldd (iy+$77),c188 82CC 2Ball_fake.asm(189): warning[fake]: Fake instruction: ldd (iy+$77),d189 82CD FD 72 77 FD ldd_#iy_nn#_d ldd (iy+$77),d189 82D1 2Ball_fake.asm(190): warning[fake]: Fake instruction: ldd (iy+$77),e190 82D2 FD 73 77 FD ldd_#iy_nn#_e ldd (iy+$77),e190 82D6 2Ball_fake.asm(191): warning[fake]: Fake instruction: ldd (iy+$77),h191 82D7 FD 74 77 FD ldd_#iy_nn#_h ldd (iy+$77),h191 82DB 2Ball_fake.asm(192): warning[fake]: Fake instruction: ldd (iy+$77),l192 82DC FD 75 77 FD ldd_#iy_nn#_l ldd (iy+$77),l192 82E0 2B193 82E1all_fake.asm(194): warning[fake]: Fake instruction: ldi (hl),$44194 82E1 36 44 23 ldi_#hl#_nn ldi (hl),$44all_fake.asm(195): warning[fake]: Fake instruction: ldi (ix+$77),$44195 82E4 DD 36 77 44 ldi_#ix_nn#_nn ldi (ix+$77),$44195 82E8 DD 23all_fake.asm(196): warning[fake]: Fake instruction: ldi (iy+$77),$44196 82EA FD 36 77 44 ldi_#iy_nn#_nn ldi (iy+$77),$44196 82EE FD 23197 82F0all_fake.asm(198): warning[fake]: Fake instruction: ldd (hl),$44198 82F0 36 44 2B ldd_#hl#_nn ldd (hl),$44all_fake.asm(199): warning[fake]: Fake instruction: ldd (ix+$77),$44199 82F3 DD 36 77 44 ldd_#ix_nn#_nn ldd (ix+$77),$44199 82F7 DD 2Ball_fake.asm(200): warning[fake]: Fake instruction: ldd (iy+$77),$44200 82F9 FD 36 77 44 ldd_#iy_nn#_nn ldd (iy+$77),$44200 82FD FD 2B201 82FFall_fake.asm(202): warning[fake]: Fake instruction: adc de,bc202 82FF EB ED 4A EB adc_de_bc adc de,bcall_fake.asm(203): warning[fake]: Fake instruction: adc de,de203 8303 EB ED 6A EB adc_de_de adc de,deall_fake.asm(204): warning[fake]: Fake instruction: adc de,hl204 8307 EB ED 5A EB adc_de_hl adc de,hlall_fake.asm(205): warning[fake]: Fake instruction: adc de,sp205 830B EB ED 7A EB adc_de_sp adc de,sp206 830Fall_fake.asm(207): warning[fake]: Fake instruction: add de,bc207 830F EB 09 EB add_de_bc add de,bcall_fake.asm(208): warning[fake]: Fake instruction: add de,de208 8312 EB 29 EB add_de_de add de,deall_fake.asm(209): warning[fake]: Fake instruction: add de,hl209 8315 EB 19 EB add_de_hl add de,hlall_fake.asm(210): warning[fake]: Fake instruction: add de,sp210 8318 EB 39 EB add_de_sp add de,sp211 831Ball_fake.asm(212): warning[fake]: Fake instruction: sbc de,bc212 831B EB ED 42 EB sbc_de_bc sbc de,bcall_fake.asm(213): warning[fake]: Fake instruction: sbc de,de213 831F EB ED 62 EB sbc_de_de sbc de,deall_fake.asm(214): warning[fake]: Fake instruction: sbc de,hl214 8323 EB ED 52 EB sbc_de_hl sbc de,hlall_fake.asm(215): warning[fake]: Fake instruction: sbc de,sp215 8327 EB ED 72 EB sbc_de_sp sbc de,sp216 832Ball_fake.asm(217): warning[fake]: Fake instruction: sub de,bc217 832B B7 EB ED 42 sub_de_bc sub de,bc217 832F EBall_fake.asm(218): warning[fake]: Fake instruction: sub de,de218 8330 B7 EB ED 62 sub_de_de sub de,de218 8334 EBall_fake.asm(219): warning[fake]: Fake instruction: sub de,hl219 8335 B7 EB ED 52 sub_de_hl sub de,hl219 8339 EBall_fake.asm(220): warning[fake]: Fake instruction: sub de,sp220 833A B7 EB ED 72 sub_de_sp sub de,sp220 833E EBall_fake.asm(221): warning[fake]: Fake instruction: sub hl,bc221 833F B7 ED 42 sub_hl_bc sub hl,bcall_fake.asm(222): warning[fake]: Fake instruction: sub hl,de222 8342 B7 ED 52 sub_hl_de sub hl,deall_fake.asm(223): warning[fake]: Fake instruction: sub hl,hl223 8345 B7 ED 62 sub_hl_hl sub hl,hlall_fake.asm(224): warning[fake]: Fake instruction: sub hl,sp224 8348 B7 ED 72 sub_hl_sp sub hl,sp225 834B226 834B ; ZXNext section - there are no true regular fakes yet, but some specialsall_fake.asm(227): warning[fake]: Fake instruction: mul227 834B ED 30 zxn_mul mul ; no warning "correct" syntax: "mul d,e" and "mul de"228 834D ; no message when in --zxnext=cspect mode229 834D DD 01 zxn_csp_break break ; CSpect emulator only: breakpoint instruction230 834F DD 00 zxn_csp_exit exit ; CSpect emulator only: exit instruction231 8351 OPT --zxnext ; do 2x error stating the requirement (using nops to advance labels)all_fake.asm(232): error: [BREAK] fake instruction "break" must be specifically enabled by --zxnext=cspect option232 8351 zxn_csp_break2 break232 8351 00 nopall_fake.asm(233): error: [EXIT] fake instruction "exit" must be specifically enabled by --zxnext=cspect option233 8352 zxn_csp_exit2 exit233 8352 00 nop234 8353235 8353 ; debug snapshot for Cspect236 8353 ; DEVICE ZXSPECTRUM48 : CSPECTMAP : SAVESNA "all_fake.sna", 0x8000237 8353# file closed: all_fake.asmValue Label------ - -----------------------------------------------------------0x82FF X adc_de_bc0x8303 X adc_de_de0x8307 X adc_de_hl0x830B X adc_de_sp0x830F X add_de_bc0x8312 X add_de_de0x8315 X add_de_hl0x8318 X add_de_sp0x80CD X ld_#hl#_bc0x80D1 X ld_#hl#_de0x80D5 X ld_#ix_nn#_bc0x80DB X ld_#ix_nn#_de0x80E1 X ld_#ix_nn#_hl0x80E7 X ld_#iy_nn#_bc0x80ED X ld_#iy_nn#_de0x80F3 X ld_#iy_nn#_hl0x8061 X ld_bc_#hl#0x8065 X ld_bc_#ix_nn#0x806B X ld_bc_#iy_nn#0x8053 X ld_bc_bc0x8055 X ld_bc_de0x8057 X ld_bc_hl0x8059 X ld_bc_ix0x805D X ld_bc_iy0x807F X ld_de_#hl#0x8083 X ld_de_#ix_nn#0x8089 X ld_de_#iy_nn#0x8071 X ld_de_bc0x8073 X ld_de_de0x8075 X ld_de_hl0x8077 X ld_de_ix0x807B X ld_de_iy0x809B X ld_hl_#ix_nn#0x80A1 X ld_hl_#iy_nn#0x808F X ld_hl_bc0x8091 X ld_hl_de0x8093 X ld_hl_hl0x8095 X ld_hl_ix0x8098 X ld_hl_iy0x80A7 X ld_ix_bc0x80AB X ld_ix_de0x80AF X ld_ix_hl0x80B2 X ld_ix_ix0x80B6 X ld_ix_iy0x80BA X ld_iy_bc0x80BE X ld_iy_de0x80C2 X ld_iy_hl0x80C5 X ld_iy_ix0x80C9 X ld_iy_iy0x8289 X ldd_#bc#_a0x828B X ldd_#de#_a0x828D X ldd_#hl#_a0x828F X ldd_#hl#_b0x8291 X ldd_#hl#_c0x8293 X ldd_#hl#_d0x8295 X ldd_#hl#_e0x8297 X ldd_#hl#_h0x8299 X ldd_#hl#_l0x82F0 X ldd_#hl#_nn0x829B X ldd_#ix_nn#_a0x82A0 X ldd_#ix_nn#_b0x82A5 X ldd_#ix_nn#_c0x82AA X ldd_#ix_nn#_d0x82AF X ldd_#ix_nn#_e0x82B4 X ldd_#ix_nn#_h0x82B9 X ldd_#ix_nn#_l0x82F3 X ldd_#ix_nn#_nn0x82BE X ldd_#iy_nn#_a0x82C3 X ldd_#iy_nn#_b0x82C8 X ldd_#iy_nn#_c0x82CD X ldd_#iy_nn#_d0x82D2 X ldd_#iy_nn#_e0x82D7 X ldd_#iy_nn#_h0x82DC X ldd_#iy_nn#_l0x82F9 X ldd_#iy_nn#_nn0x81D9 X ldd_a_#bc#0x81DB X ldd_a_#de#0x81DD X ldd_a_#hl#0x81EB X ldd_a_#ix_nn#0x820E X ldd_a_#iy_nn#0x81DF X ldd_b_#hl#0x81F0 X ldd_b_#ix_nn#0x8213 X ldd_b_#iy_nn#0x81E1 X ldd_c_#hl#0x81F5 X ldd_c_#ix_nn#0x8218 X ldd_c_#iy_nn#0x81E3 X ldd_d_#hl#0x81FA X ldd_d_#ix_nn#0x821D X ldd_d_#iy_nn#0x81E5 X ldd_e_#hl#0x81FF X ldd_e_#ix_nn#0x8222 X ldd_e_#iy_nn#0x81E7 X ldd_h_#hl#0x8204 X ldd_h_#ix_nn#0x8227 X ldd_h_#iy_nn#0x81E9 X ldd_l_#hl#0x8209 X ldd_l_#ix_nn#0x822C X ldd_l_#iy_nn#0x8231 X ldi_#bc#_a0x8233 X ldi_#de#_a0x8235 X ldi_#hl#_a0x8237 X ldi_#hl#_b0x813D X ldi_#hl#_bc0x8239 X ldi_#hl#_c0x823B X ldi_#hl#_d0x8141 X ldi_#hl#_de0x823D X ldi_#hl#_e0x823F X ldi_#hl#_h0x8241 X ldi_#hl#_l0x82E1 X ldi_#hl#_nn0x8243 X ldi_#ix_nn#_a0x8248 X ldi_#ix_nn#_b0x8145 X ldi_#ix_nn#_bc0x824D X ldi_#ix_nn#_c0x8252 X ldi_#ix_nn#_d0x814F X ldi_#ix_nn#_de0x8257 X ldi_#ix_nn#_e0x825C X ldi_#ix_nn#_h0x8159 X ldi_#ix_nn#_hl0x8261 X ldi_#ix_nn#_l0x82E4 X ldi_#ix_nn#_nn0x8266 X ldi_#iy_nn#_a0x826B X ldi_#iy_nn#_b0x8163 X ldi_#iy_nn#_bc0x8270 X ldi_#iy_nn#_c0x8275 X ldi_#iy_nn#_d0x816D X ldi_#iy_nn#_de0x827A X ldi_#iy_nn#_e0x827F X ldi_#iy_nn#_h0x8177 X ldi_#iy_nn#_hl0x8284 X ldi_#iy_nn#_l0x82EA X ldi_#iy_nn#_nn0x8181 X ldi_a_#bc#0x8183 X ldi_a_#de#0x8185 X ldi_a_#hl#0x8193 X ldi_a_#ix_nn#0x81B6 X ldi_a_#iy_nn#0x8187 X ldi_b_#hl#0x8198 X ldi_b_#ix_nn#0x81BB X ldi_b_#iy_nn#0x80F9 X ldi_bc_#hl#0x80FD X ldi_bc_#ix_nn#0x8107 X ldi_bc_#iy_nn#0x8189 X ldi_c_#hl#0x819D X ldi_c_#ix_nn#0x81C0 X ldi_c_#iy_nn#0x818B X ldi_d_#hl#0x81A2 X ldi_d_#ix_nn#0x81C5 X ldi_d_#iy_nn#0x8111 X ldi_de_#hl#0x8115 X ldi_de_#ix_nn#0x811F X ldi_de_#iy_nn#0x818D X ldi_e_#hl#0x81A7 X ldi_e_#ix_nn#0x81CA X ldi_e_#iy_nn#0x818F X ldi_h_#hl#0x81AC X ldi_h_#ix_nn#0x81CF X ldi_h_#iy_nn#0x8129 X ldi_hl_#ix_nn#0x8133 X ldi_hl_#iy_nn#0x8191 X ldi_l_#hl#0x81B1 X ldi_l_#ix_nn#0x81D4 X ldi_l_#iy_nn#0x8002 X rl_bc0x8006 X rl_de0x800A X rl_hl0x800E X rr_bc0x8012 X rr_de0x8016 X rr_hl0x831B X sbc_de_bc0x831F X sbc_de_de0x8323 X sbc_de_hl0x8327 X sbc_de_sp0x801A X sla_bc0x801E X sla_de0x8022 X sla_hl0x802F X sli_bc0x8033 X sli_de0x8037 X sli_hl0x8023 X sll_bc0x8027 X sll_de0x802B X sll_hl0x803B X sra_bc0x803F X sra_de0x8043 X sra_hl0x8047 X srl_bc0x804B X srl_de0x804F X srl_hl0x832B X sub_de_bc0x8330 X sub_de_de0x8335 X sub_de_hl0x833A X sub_de_sp0x833F X sub_hl_bc0x8342 X sub_hl_de0x8345 X sub_hl_hl0x8348 X sub_hl_sp0x834D X zxn_csp_break0x8351 X zxn_csp_break20x834F X zxn_csp_exit0x8352 X zxn_csp_exit20x834B X zxn_mul